A successful candidate will join a team designing and developing Lattice FPGA software tools at Penang. The candidate will contribute to research, design and development of FPGA primitives, Foundation IP and IP Catalog tooling. The candidate is expected to work closely with cross-functional teams to plan and execute Lattice FPGA software release cycle including requirement analysis, feature scoping, development, testing and validation. The candidate also will be responsible for maintaining existing software product tools and develop improvement plan to increase the test coverage to achieve high product quality.
Requirements & Skills:
Bachelors, Masters or better in Computer Science, Computer Engineering, Electrical Engineering, or related fields with 8+ years of experience in EDA SW Tool development
Experience:
Strong communication skills.
Knowledge or experience in FPGA architecture and FPGA software tools, specifically for device modeling and soft IP development.
Programming skills (C++ and Python).
Hands-on experience in FPGA RTL design, testbench development, logic verification, timing closure and debugging.
Preferred Experience:
Expert in one or more FPGA primitives such as embedded block RAM, DSP blocks, PLL, oscillators, I/O Gearing, configuration/security or power related silicon features.
Behaviors/Motivations:
Technical leadership: Serves as a recognized technical leader who influences cross‑organization engineering decisions/efforts.
Accountability: Owns outcomes spanning multiple projects or releases, balancing short‑term delivery with long‑term technical health.
Execution: Anticipates organizational and technical risks and drives alignment across teams to resolve them.
Mentorship: Creates leverage by mentoring engineers, setting technical direction, and establishing best practices adopted broadly.
Software Powered by iCIMS
www.icims.com