Accountabilities:
· Develop comprehensive verification plans, clear metrics and continuously measure progress against the plan throughout the project
· Verify design blocks, sub systems and full chip using assertion-based verification, formal verification, directed tests and randomized tests
· Understand the specifications, use cases and develop System Verilog and ‘C’ based testbenches in UVM environment
· Design and develop testbench components such as Universal Verification Components, BFMs and verification tools
· Define and design verification regression environment
· Perform Functional coverage, RTL code coverage, assertion coverage, and gate level simulations
· Collaborate with design engineers, IP developers and SW developers to deliver high quality SoC verification on aggressive time schedules
· Develop best practices and world class methods for SoC verification
Software Powered by iCIMS
www.icims.com