We are seeking an experienced HDL design/verification engineer to design, develop, and enhance the simulation capabilities within Lattice Radiant — Lattice Semiconductor’s official FPGA design tool. You’ll be part of the Lattice Software Radiant team working closely with the hardware developers and QA teams to support simulation flows, help validate new features and ensure seamless integration of simulation engines with Radiant’s toolchain.
Key Responsibilities:
- Enable and support simulation workflows for Verilog, VHDL, and SystemVerilog across various Lattice FPGA families.
- Assist in diagnosing and resolving simulation issues reported by internal developers or users.
- Validate and test simulation features, waveform viewers, and debug interfaces within Radiant.
- Contribute to automation scripts and testbench generation tools.
- Maintain simulation documentation, troubleshooting guides, and user tutorials.
Required Qualification:
- Bachelor’s or Master’s degree in Electronics Engineering, or related field
- Solid experience with hardware description languages (HDLs) and simulation tools (e.g., Modelsim, Synopsis VCS)
- Solid understanding of HDL simulation concepts: elaboration, scheduling, waveform generation
- Solid experience in EDA tool development or FPGA simulation frameworks
- Familiarity with Lattice Radiant Software, FPGA architectures, and configuration flows
- Industrial experience in similar field for > 5 years.
Preferred Skillsets:
- Strong analysis and debugging capabilities.
- Excellent communication and cross-disciplinary collaboration skills.
What We Offer:
- Direct impact on the evolution of FPGA development tools and methodology.
- Competitive compensation and comprehensive benefits.
- A highly collaborative and intellectually driven team environment.
- Supportive cross-geo team environment and technical mentorship.