Sr. Backend Integration Engineer

ID
2025-3398
Position Type
Full time

Lattice Overview

There is energy here…energy you can feel crackling at any of our international locations. It’s an energy generated by enthusiasm for our work, for our teams, for our results, and for our customers. Lattice is a worldwide community of engineers, designers, and manufacturing operations specialists in partnership with world-class sales, marketing, and support teams, who are developing programmable logic solutions that are changing the industry. Our focus is on R&D, product innovation, and customer service, and to that focus, we bring total commitment and a keenly sharp competitive personality.

Energy feeds on energy. If you flourish in a fast paced, results-oriented environment, if you want to achieve individual success within a “team first” organization, and if you believe you can contribute and succeed in a demanding yet collegial atmosphere, then Lattice may well be just what you’re looking for.

Responsibilities & Skills

  • This is a full-time individual contributor position located in Pune, India.
  • The qualified candidate will be implementing RTL to GDSII flow for complex design.
  • The qualified candidate will lead and work on full chip backend integration and physical design including power and bump planning
  • The qualified candidate will drive all physical signoff checks including DRC, LVS, PERC, ESD and any other signoff checks for seamless tapeout activities
  • The qualified candidate is expected to drive power and bump planning and support package tapeout activities
  • The qualified candidate is expected to have some scripting knowledge or perl /python etc to improve design efficiency and methodology development.
  • Collaborate with cross functional teams on timing , power and design optimization
  • The successful candidate will be open and willing to both (a) teach best-known-methods to an existing FPGA team and (b) learn from the team about the complications of highly programmable FPGA fabrics. This role carries the need to be both a strong educator and a open-minded student.

Accountabilities:

  • Serve as a key contributor to FPGA design efforts.
  • Drive full chip integration and physical verification activities and bring best-in-class methodologies to achieve best power, performance, and area.
  • Ensuring design quality through all physical design quality checks and signoff.
  • Develop strong relationships with worldwide teams.
  • Mentor and develop strong partners and colleagues.
  • Occasional travel as needed.

Required Skills:

  • BS/MS/PhD Electronics Engineering, Electrical Engineering, Computer Science or equivalent.
  • 9+ years of experience in driving backend integration activities of ASIC blocks and full chip.
  • Experience on working with industry standard physical design tools including Innovus, Calibre, Virtuso, voltus, calibre, Tempus, conformal etc.
  • Independent worker with demonstrated problem-solving abilities.
  • Proven ability to work with multiple groups across different sites and time zones

Lattice recognizes that employees are its greatest asset and the driving force behind success in a highly competitive, global industry.  Lattice continually strives to provide a comprehensive compensation and benefits program to attract, retain, motivate, reward and celebrate the highest caliber employees in the industry.

Lattice is an international, service-driven developer of innovative low cost, low power programmable design solutions.  Our global workforce, some 800 strong, shares a total commitment to customer success and an unbending will to win.  For more information about how our FPGA, CPLD and programmable power management  devices help our customers unlock their innovation, visit www.latticesemi.com.  You can also follow us via Twitter, Facebook, or RSS. At Lattice, we value the diversity of individuals, ideas, perspectives, insights and values, and what they bring to the workplace.  Applications are welcome from all qualified candidates.

Lattice

Feel the energy.

Options

Sorry the Share function is not working properly at this moment. Please refresh the page and try again later.
Share on your newsfeed