We are seeking a Senior IP Design engineer, passionate individual with technical leadership capabilities to build Connectivity IP portfolios for Lattice FPGA. The individual should have the ability to work closely with architect to translate specifications into high-speed RTL design, for the best Performance, Power and logic utilization.
Requirements:
Key Skills
Experience in high speed SERDES and video protocols (e.g.: DisplayPort, HDMI, MIPI, SDI, Ethernet, CPRI or JESD204B/C) or Peripherals (SPI, I2C or I3C) is a plus.
Hands-on experience in FPGA RTL design, CDC/lint, verification, debug and timing closure is preferred
Programming skills (e.g.: Verilog, SystemVerilog, C/C++, Perl, TCL or Python).
Experience in hardware validation or hardware interoperability test.
Experience in soft IP packaging, example design and testbench development will be an added advantage.
Education and General:
BS/MS/PhD in Electronics or Computer Engineering minimum of 7 years of FPGA IP design experience.
Independent and self-motivated, capable of executing under dynamic environment and uncertainties.
Software Powered by iCIMS
www.icims.com